DocumentCode :
2453173
Title :
Component priority assignment in the data flow dominated embedded systems with timing constraints
Author :
Wu, Baifeng ; Peng, Chenglian ; Qiu, Weidong ; Sun, Xiaoguang
Author_Institution :
Fudan Univ., Shanghai, China
fYear :
2002
fDate :
2002
Firstpage :
385
Lastpage :
388
Abstract :
Dataflow dominated embedded systems often use data flow graphs (DFG) as system models. To achieve the desired performance, these systems usually contain a lot of hardware/software components working in parallel. These concurrent and cooperative components result in the contentions for shared resources due to architecture and data dependencies. The approach to solve the contentions can be priority assignments. In this paper we introduce an algorithm which can find out a priority assignment for a given set of components working in parallel with a timing constraint. In addition, the algorithm also provides a fast way to calculate, whether a set of components working in parallel can guarantee a given timing constraint. Hence the algorithm can be applied both in designing phase and implementation phase of hardware/software co-design for embedded systems.
Keywords :
data flow graphs; embedded systems; hardware-software codesign; logic partitioning; timing; concurrent; cooperative; data dependencies; data flow dominated embedded systems; data flow graphs; embedded systems; hardware/software co-design; priority assignment; shared resources; Application software; Computer architecture; Costs; Embedded software; Embedded system; Field programmable gate arrays; Flow graphs; Hardware; Software performance; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Supported Cooperative Work in Design, 2002. The 7th International Conference on
Print_ISBN :
85-285-0050-0
Type :
conf
DOI :
10.1109/CSCWD.2002.1047719
Filename :
1047719
Link To Document :
بازگشت