Title :
A Framework for Coarse-Grain Optimizations in the On-Chip Memory Hierarchy
Author :
Zebchuk, Jason ; Safi, Elham ; Moshovos, Andreas
Author_Institution :
Univ. of Toronto, Toronto
Abstract :
Current on-chip block-centric memory hierarchies exploit access patterns at the fine-grain scale of small blocks. Several recently proposed techniques for coherence traffic reduction and prefetching suggest that further useful patterns emerge with a macroscopic, coarse-grain view. To exploit coarse- grain behavior, previous work extended conventional caches with additional coarse-grain tracking and management structures considerably increasing overall cost and complexity. This paper demonstrates that as multi-megabyte caches have become commonplace, coarse-grain tracking and management no longer needs to be an afterthought. This functionality comes "for free" via RegionTracker. RegionTracker is a dual-grain cache design that maintains block-level communication while directly supporting coarse-grain tracking and management. Compared to a block-centric conventional cache of the same data capacity, RegionTracker requires less area to achieve a nearly identical miss rate (within 1%). RegionTracker can be used as the building block for coarse-grain optimizations, reducing their overall cost and easing their adoption. Using full-system simulation of a quad-core chip multiprocessor, commercial workloads, and area estimates based on full-custom layouts on a 130 nm commercial technology, we demonstrate the performance and cost viability of the RegionTracker design. We also demonstrate the potential of RegionTracker as a framework for coarse-grain optimizations by showing that it boosts the benefits and reduces the cost of a previously proposed snoop reduction technique.
Keywords :
cache storage; system-on-chip; RegionTracker dual-grain cache design; block-level communication; coarse-grain optimizations; coarse-grain tracking; multimegabyte caches; on-chip block-centric memory hierarchies; Bandwidth; Cache storage; Cost function; Design optimization; Energy management; Information management; Memory management; Microarchitecture; Multithreading; Prefetching;
Conference_Titel :
Microarchitecture, 2007. MICRO 2007. 40th Annual IEEE/ACM International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
978-0-7695-3047-5
Electronic_ISBN :
1072-4451
DOI :
10.1109/MICRO.2007.14