DocumentCode :
2456985
Title :
An Efficient Architecture for Deblocking Filter in H.264/AVC
Author :
Jing, He ; Yan, Huang ; Xinyu, Xu
Author_Institution :
Inf. Eng. Sch., Commun. Univ. of China, Beijing, China
fYear :
2009
fDate :
12-14 Sept. 2009
Firstpage :
848
Lastpage :
851
Abstract :
In this paper efficient hardware architecture for deblocking filter in H.264 is presented. A parallel filtering order is proposed without violating the standard, and the architecture is implemented in pipelined dataptah. With the parallel filtering order the vertical edges and horizontal edges can be processed simutaneously, and the filtering efficiency is improved. The memory is arranged and orgnized carefully, and data can be reused efficiently and memory reference is reduced. The architecture is implemented and verified on FPGA, and it takes only 116 clock cycle to process a 4:2:0 macroblock.
Keywords :
block codes; field programmable gate arrays; filtering theory; video coding; FPGA; H.264/AVC; deblocking filter; filtering efficiency; hardware architecture; parallel filtering order; pipelined dataptah; Adaptive filters; Automatic voltage control; Computer architecture; Decoding; Hardware; Information filtering; Information filters; Registers; Signal processing; Video coding; H.264/AVC; deblocking filter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Information Hiding and Multimedia Signal Processing, 2009. IIH-MSP '09. Fifth International Conference on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4244-4717-6
Electronic_ISBN :
978-0-7695-3762-7
Type :
conf
DOI :
10.1109/IIH-MSP.2009.128
Filename :
5337107
Link To Document :
بازگشت