Title :
Timing-based delay test for screening small delay defects
Author :
Ahmed, Nisar ; Tehranipoor, Mohammad ; Jayaram, Vinay
Author_Institution :
Dept. of Comput. Eng., Maryland Univ., Baltimore County, MD
Abstract :
The delay fault test pattern set generated by timing unaware commercial ATPG tools mostly affects very short paths, thereby increasing the escape chance of smaller delay defects. These small delay defects might be activated on longer paths during functional operation and cause a timing failure. This paper presents an improved pattern generation technique for transition fault model, which provides a higher coverage of small delay defect that lie along the long paths, using a commercial no-timing ATPG tool. The proposed technique pre-processes the scan flip-flops based on their least slack path and the detectable delay defect size. A new delay defect size metric based on the affected path length and required increase in test frequency is developed. We then perform pattern generation and apply a novel pattern selection technique to screen test patterns affecting longer paths. Using this technique will provide the opportunity of using existing timing unaware ATPG tools as slack based ATPG. The resulting pattern set improves the defect screening capability of small delay defects
Keywords :
automatic test pattern generation; delays; flip-flops; logic testing; automatic test pattern generation; delay defects; delay testing; flip-flops; screen test patterns; transition faults; Automatic test pattern generation; Circuit faults; Circuit testing; Delay effects; Flip-flops; Frequency; Integrated circuit reliability; Integrated circuit testing; Test pattern generators; Timing; Reliability; delay testing; test generation;
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
1-59593-381-6
DOI :
10.1109/DAC.2006.229261