Title :
A new look at the conditions for the synthesis of speed-independent circuits
Author :
Pastor, Enric ; Cortadella, Jordi ; Roig, Oriol
Author_Institution :
Dept. of Comput. Archit., universitat Politecnica de Catlunya, Barcelona, Spain
Abstract :
This paper presents a set of sufficient conditions for the gate-level synthesis of speed-independent circuits when constrained to a given class of gate library. Existing synthesis methodologies are restricted to architectures that use simple AND-gates, and do not exploit the advantages offered by the existence of complex gates. The use of complex gates increases the speed and reduces the area of the circuits. These improvements are achieved because of (1) the elimination of the distributivity, signal persistency and unique minimal state requirements imposed by other techniques; (2) the reduction in the number of internal signals necessary to guarantee the synthesis; and finally (3) the utilization of optimization techniques to reduce the fan-in of the involved gates and the number of required memory elements
Keywords :
VLSI; circuit CAD; circuit optimisation; integrated circuit design; integrated logic circuits; logic CAD; logic design; fan-in reduction; gate library constraint; gate-level synthesis; optimization techniques; speed-independent circuits; Asynchronous circuits; Circuit synthesis; Computer architecture; Delay; Design methodology; Hazards; Libraries; Optimization methods; Signal synthesis; Sufficient conditions;
Conference_Titel :
VLSI, 1995. Proceedings., Fifth Great Lakes Symposium on
Conference_Location :
Buffalo, NY
Print_ISBN :
0-8186-7035-5
DOI :
10.1109/GLSV.1995.516058