DocumentCode :
2476662
Title :
A scalable shared buffer ATM switch architecture
Author :
Agrawal, A. ; Raju, A. ; Varadarajan, S. ; Bayoumi, M.A.
Author_Institution :
Center for Adv. Comput. Studies, Southwestern Louisiana Univ., Lafayette, LA, USA
fYear :
1995
fDate :
16-18 Mar 1995
Firstpage :
256
Lastpage :
261
Abstract :
A scalable shared buffer switch architecture for asynchronous transfer mode (ATM) with O(√N) complexity for memory bandwidth requirement and maximum crosspoint switch size, and O(N) scalability for buffer memory size is proposed. Access time to buffer memories has been reduced by virtue of parallel access. The switch architecture features multiple buffer memories between the input and output side crosspoint switches. The new switch architecture is better than the standard shared buffer approach as it eliminates the use of input and output time division multiplexing and makes it possible to meet buffer memory access time limitations for larger switches. At the same time, the proposed switch architecture is able to keep the crosspoint switches from growing as O(N2) as is the case in the pure multibuffer architecture. The proposed architecture offers a good compromise between the simple shared buffer and shared multibuffer architectures Architectural and implementation details are discussed and a quantitative comparison between the buffer architectures given. Implementation of an 8×8 switch in 1.0 μm CMOS technology is described
Keywords :
B-ISDN; CMOS digital integrated circuits; asynchronous transfer mode; buffer storage; electronic switching systems; field effect transistor switches; shared memory systems; switching circuits; 1 mum; 622 Mbit/s; 8×8 switch; B-ISDN; CMOS technology; access time reduction; asynchronous transfer mode; buffer memory size; maximum crosspoint switch size; memory bandwidth requirement; multiple buffer memories; parallel access; scalable shared buffer ATM switch architecture; Asynchronous transfer mode; B-ISDN; Bandwidth; CMOS technology; Communication switching; Computer architecture; High-speed networks; Scalability; Switches; Time division multiplexing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1995. Proceedings., Fifth Great Lakes Symposium on
Conference_Location :
Buffalo, NY
ISSN :
1066-1395
Print_ISBN :
0-8186-7035-5
Type :
conf
DOI :
10.1109/GLSV.1995.516063
Filename :
516063
Link To Document :
بازگشت