DocumentCode :
2483835
Title :
VHDL Environment for Floating Point Arithmetic Logic Unit-ALU Design and Simulation
Author :
Singh, Rajit Ram ; Tiwari, Asish ; Singh, Vinay Kumar ; Tomar, Geetam S.
Author_Institution :
Dept of Electron. Engg, Vindhya Inst., Indore, India
fYear :
2011
fDate :
3-5 June 2011
Firstpage :
469
Lastpage :
472
Abstract :
VHDL environment for floating point arithmetic and logic unit design using pipelining is introduced; the novelty in the ALU design with pipelining provides a high performance ALU to execute multiple instructions simultaneously. In top-down design approach, four arithmetic modules, addition, subtraction, multiplication and division are combined to form a floating point ALU unit. Each module is divided into sub- modules with two selection bits are combined to select a particular operation. Each module is independent to each other. The modules are realized and validated using VHDL simulation in the Xilinx12.1i software.
Keywords :
floating point arithmetic; hardware description languages; logic design; ALU design; VHDL environment; VHDL simulation; Xilinx12.1i software; arithmetic modules; floating point arithmetic logic unit design; pipelining; selection bits; top-down design approach; Clocks; Computers; Floating-point arithmetic; Multiplexing; Pipeline processing; Pipelines; Simulation; ALU - Arithmetic Logic Unit; Floating point; Test-Vector; Top-Down design; Validation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2011 International Conference on
Conference_Location :
Katra, Jammu
Print_ISBN :
978-1-4577-0543-4
Electronic_ISBN :
978-0-7695-4437-3
Type :
conf
DOI :
10.1109/CSNT.2011.167
Filename :
5966491
Link To Document :
بازگشت