Title :
High-level synthesis system (HLDESA) for processor arrays
Author_Institution :
Fac. of Electr. Eng., Tech. Univ. Dresden, Germany
Abstract :
An approach to high-level synthesis of processor arrays is presented. In particular we describe methods and tools of the system HLDESA for processor array design which include resource constraints. Two major groups of resource constraints are considered: implementation constraints such as area and performance constraints to meet desired properties of the array as well as interface constraints such as communication constraints to ensure that the array can be embedded in a given environment. For integrating these two constraint types in the design process of processor arrays several optimization problems are described, and the method of iterative co-partitioning is presented
Keywords :
high level synthesis; optimisation; performance evaluation; systolic arrays; HLDESA system; area constraints; communication constraints; high-level synthesis system; implementation constraints; interface constraints; iterative co-partitioning; optimization; performance constraints; processor array design; resource constraints; Algorithm design and analysis; Bandwidth; Constraint optimization; Delay; Design optimization; Hardware; High level synthesis; Iterative algorithms; Iterative methods; Process design;
Conference_Titel :
Parallel Computing in Electrical Engineering, 2000. PARELEC 2000. Proceedings. International Conference on
Conference_Location :
Trois-Rivieres, Que.
Print_ISBN :
0-7695-0759-X
DOI :
10.1109/PCEE.2000.873608