Title :
A Model to Understand Current Consumption, Maximum Operating Frequency and Scaling Trends of MCML Frequency Dividers
Author :
Nonis, Roberto ; Palumbo, Enzo ; Palestri, Pierpaolo ; Selmi, Luca
Author_Institution :
DIEGM, Udine Univ.
Abstract :
In this work, the effect of digital CMOS technology down scaling on the performances of MOS current mode logic frequency dividers is addressed. A fast and effective methodology to design the dividers is presented. The insight given by the methodology is then exploited to study the down scaling of MCML dividers by considering two CMOS technologies representative of the 130nm and 90nm technology nodes. The model provides quantitatively accurate predictions of the advantages of scaling on current consumption and maximum frequency of operation
Keywords :
CMOS logic circuits; current-mode logic; frequency dividers; integrated circuit modelling; 130 nm; 90 nm; MOS current mode logic; current consumption; digital CMOS technology; frequency dividers; maximum operating frequency; CMOS technology; Circuits; Clocks; Design methodology; Frequency conversion; Frequency synthesizers; Latches; Logic; Phase locked loops; Voltage;
Conference_Titel :
Research in Microelectronics and Electronics 2006, Ph. D.
Conference_Location :
Otranto
Print_ISBN :
1-4244-0157-7
DOI :
10.1109/RME.2006.1689963