DocumentCode
2494441
Title
A Combined Memory Compression And Hierarchical Motion Estimation Architecture For Video Encoding In Embedded Systems
Author
Osorio, Roberto R. ; Bruguera, Javier D.
Author_Institution
Dept. Electron. & Comput. Sci., Santiago de Compostela Univ.
fYear
0
fDate
0-0 0
Firstpage
269
Lastpage
274
Abstract
In this paper a new technique is presented that combines memory compression in video encoders with fast and efficient motion estimation (ME). This technique is mainly oriented to embedded systems, which demand simple and power aware algorithms. Video encoding needs increasing amounts of memory for storing reference pictures. Memory compression allows reducing the footprint of the application, lowering the total implementation cost. In this paper, we combine memory compression and hierarchical ME so that the overhead associated to implement both techniques is shared. Thus, a net gain in processing speed is obtained, while reducing costs and power consumption
Keywords
embedded systems; memory architecture; motion compensation; motion estimation; power aware computing; video coding; embedded system; hierarchical motion estimation architecture; memory compression; power aware algorithm; power consumption; video encoding; Computer architecture; Computer science; Costs; Discrete cosine transforms; Electronic mail; Embedded system; Encoding; Motion estimation; Video compression; Video sharing;
fLanguage
English
Publisher
ieee
Conference_Titel
Digital System Design: Architectures, Methods and Tools, 2006. DSD 2006. 9th EUROMICRO Conference on
Conference_Location
Dubrovnik
Print_ISBN
0-7695-2609-8
Type
conf
DOI
10.1109/DSD.2006.5
Filename
1690050
Link To Document