DocumentCode :
2494897
Title :
Performance Improvement for H.264 Video Encoding using ILP Embedded Processor
Author :
Iranpour, Ali R. ; Kuchcinski, Krzysztof
Author_Institution :
Dept. of Comput. Sci., Lund Univ.
fYear :
0
fDate :
0-0 0
Firstpage :
515
Lastpage :
521
Abstract :
In this paper, we examine the impact of instruction level parallelism (ILP) on the full H.264 video encoding application and give quantitative performance measures of a superscalar architecture. Most research efforts have concentrated on the data intensive parts, such as kernels but these are taking less time from the entire execution as encoders are using new, more efficient algorithms. This important fact cannot be neglected since new video encoding standards have been proposed and the amount of other than data intensive computations has increased significantly. We observed significant improvement for the entire application when using superscalar architecture with out-of-order execution scheme. Tradeoffs in superscalar performance are also evaluated with combinations of measurements from simplescalar simulator
Keywords :
code standards; embedded systems; parallel processing; video coding; H.264 video encoding standards; data intensive computations; instruction level parallelism embedded processor; out-of-order execution scheme; performance improvement; simplescalar simulator; superscalar architecture; Application software; Computer architecture; Computer science; Encoding; Handheld computers; Kernel; Out of order; Parallel processing; Personal digital assistants; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools, 2006. DSD 2006. 9th EUROMICRO Conference on
Conference_Location :
Dubrovnik
Print_ISBN :
0-7695-2609-8
Type :
conf
DOI :
10.1109/DSD.2006.77
Filename :
1690081
Link To Document :
بازگشت