• DocumentCode
    2495321
  • Title

    Off-Line Testing of Delay Faults in NoC Interconnects

  • Author

    Bengtsson, Tomas ; Jutman, Artur ; Kumar, Shashi ; Ubar, Raimund ; Peng, Zebo

  • Author_Institution
    Jonkoping Univ.
  • fYear
    0
  • fDate
    0-0 0
  • Firstpage
    677
  • Lastpage
    680
  • Abstract
    Testing of high density SoCs operating at high clock speeds is an important but difficult problem. Many faults, like delay faults, in such sub-micron chips may only appear when the chip works at normal operating speed. In this paper, we propose a methodology for at-speed testing of delay faults in links connecting two distinct clock domains in a SoC. We give an analytical analysis about the efficiency of this method. We also propose a simple digital hardware structure for the receiver end of the link under test to detect delay faults. It is possible to extend our method to combine it with functional testing of the link and adapt it for online testing
  • Keywords
    delays; fault diagnosis; integrated circuit interconnections; integrated circuit testing; network-on-chip; NoC interconnects; analytical analysis; delay faults; digital hardware structure; off-line testing; online testing; submicron chips; Circuit faults; Circuit testing; Clocks; Crosstalk; Delay; Fault detection; Hardware; Integrated circuit interconnections; Joining processes; Network-on-a-chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Digital System Design: Architectures, Methods and Tools, 2006. DSD 2006. 9th EUROMICRO Conference on
  • Conference_Location
    Dubrovnik
  • Print_ISBN
    0-7695-2609-8
  • Type

    conf

  • DOI
    10.1109/DSD.2006.72
  • Filename
    1690103