• DocumentCode
    2497741
  • Title

    Special ATPG to correlate test patterns for low-overhead mixed-mode BIST

  • Author

    Karkala, Madhavi ; Touba, Nur A. ; Wunderlich, Hans-Joachim

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
  • fYear
    1998
  • fDate
    2-4 Dec 1998
  • Firstpage
    492
  • Lastpage
    499
  • Abstract
    In mixed-mode BIST, deterministic test patterns are generated with on-chip hardware to detect the random-pattern-resistant (r.p.r.) faults that are missed by the pseudo-random patterns. While previous work in mixed-mode BIST has focused on developing hardware schemes for more efficiently encoding a given set of deterministic patterns (generated by a conventional ATPG procedure), the approach taken in this paper is to improve the encoding efficiency (and hence reduce hardware overhead) by specially selecting a set of deterministic test patterns for the r.p.r. faults that can be efficiently encoded. A special ATPG procedure is described for finding test patterns for the r.p.r. faults that are correlated (have the same logic value) in many bit positions. Such test patterns can be efficiently encoded with one of the many “bit-fixing” schemes that have been described in the literature. Results are shown for different bit-fixing schemes which indicate dramatic reductions in BIST overhead can be achieved by using the proposed ATPG procedure to select which test patterns to encode
  • Keywords
    automatic test pattern generation; built-in self test; correlation methods; integrated circuit testing; mixed analogue-digital integrated circuits; ATPG; BIST overhead; bit-fixing schemes; deterministic test patterns; encoding efficiency; hardware overhead; mixed-mode BIST; random-pattern-resistant faults; test pattern correlation; Automatic test pattern generation; Automatic testing; Built-in self-test; Character generation; Circuit faults; Circuit testing; Electrical fault detection; Encoding; Fault detection; Hardware; Logic testing; Read only memory; Test pattern generators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Symposium, 1998. ATS '98. Proceedings. Seventh Asian
  • ISSN
    1081-7735
  • Print_ISBN
    0-8186-8277-9
  • Type

    conf

  • DOI
    10.1109/ATS.1998.741662
  • Filename
    741662