DocumentCode :
2506967
Title :
Aggressive design of ultra-shallow junction for near-scaling-limit bulk planar CMOS by using raised source/drain extension structure and carbon co-implantion technology
Author :
Uejima, K. ; Yako, K. ; Yamamoto, T. ; Ikarashi, N. ; Shishiguchi, S. ; Hase, T. ; Hane, M.
fYear :
2010
fDate :
10-11 May 2010
Firstpage :
1
Lastpage :
6
Abstract :
An aggressive junction design concept is proposed for further scaling of bulk planar CMOS featuring selectively epi-grown raised source/drain extensions (RSDext) in conjunction with high temperature millisecond annealing (MSA) process and carbon co-implantation. The junction design window enlarged by introducing the RSDext enables us to elaborately control slight "intentional" diffusion through the newly developed MSA process rather than aiming complete-diffusion-less junctions. Such the "effective" ultra-shallow junctions under the RSDext realized both lower parasitic resistance and lower junction leakage by eliminating current bottleneck and implant defects while maintaining superior short-channel-effect suppression. Cluster carbon co-implanted RSDext structure, which enables high boron concentration at the silicide interface and low deep halo dosage, was also effective to reduce parasitic resistance and junction leakage. We demonstrated sub-30 nm gate length CMOSFETs with one decade reduction of junction leakage, and 10% Ion improvement for both N and PFET by adapting closely positioned silicide to the gate edge (about 5 nm).
Keywords :
CMOS integrated circuits; MOSFET; boron; carbon; semiconductor junctions; CMOSFET; RSDext; boron concentration; carbon co-implantion technology; complete-diffusion-less junctions; high temperature millisecond annealing; junction leakage; near-scaling-limit bulk planar CMOS; raised source/drain extension structure; reduce parasitic resistance; short-channel-effect suppression; silicide interface; size 30 nm; ultra-shallow junction; Annealing; CMOS technology; Design optimization; Fabrication; Implants; Impurities; Ion implantation; MOSFET circuits; Silicides; Temperature control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology (IWJT), 2010 International Workshop on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5866-0
Type :
conf
DOI :
10.1109/IWJT.2010.5474969
Filename :
5474969
Link To Document :
بازگشت