DocumentCode :
2506984
Title :
A novel low-latency, high-speed DDFS architecture
Author :
Hatai, Indranil ; Chakrabarti, Indrajit
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, India
fYear :
2010
fDate :
17-19 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
A recent trend in the research of ROM-less DDFS architecture, which is endowed with high speed, low power and high SFDR features and will generate the sine or cosine waveforms within a broad frequency range. In this work one high-speed, low-power, and low-latency (requires 11 clock cycles) pipelined ROM-less DDFS has been proposed and implemented in Xilinx Virtex-II Pro FPGA. The proposed ROM-less DDFS design has 32 bit phase input and 16 bit amplitude resolution with maximum amplitude error of 1.5×10-4. The FPGA implementation of the proposed design has an SFDR of -94.3 dBc and maximum operation frequency of 276 MHz by consuming only 22 K gate and 1.05 mW/MHz power. The high speed of operation and low power makes the propose design suitable for the use in communication transceiver for the up and down conversion.
Keywords :
field programmable gate arrays; frequency synthesizers; read-only storage; software radio; transceivers; waveform analysis; ROM-less DDFS architecture; SFDR feature; Xilinx Virtex-II pro FPGA; amplitude resolution; broad frequency range; communication transceiver; cosine waveform; frequency 276 MHz; low-latency; word length 16 bit; word length 32 bit; Adders; Approximation methods; Clocks; Conferences; Field programmable gate arrays; Frequency synthesizers; Read only memory; Direct Digital Frequency Synthesizer; FPGA; ROM-less architecture; Spurious Free Dynamic Range;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2010 Annual IEEE
Conference_Location :
Kolkata
Print_ISBN :
978-1-4244-9072-1
Type :
conf
DOI :
10.1109/INDCON.2010.5712646
Filename :
5712646
Link To Document :
بازگشت