DocumentCode :
2509032
Title :
The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits
Author :
Eisele, M. ; Berthold, J. ; Landsiedel, D. Schmitt ; Mahnkopf, R.
Author_Institution :
Inst. of Electr. Design Autom., Tech. Univ. of Munich, Germany
fYear :
1996
fDate :
12-14 Aug 1996
Firstpage :
237
Lastpage :
242
Abstract :
The yield of low voltage digital circuits is found to be sensitive to local gate delay variations due to uncorrelated intra-die parameter deviations. Caused by statistical deviations of the doping concentration they lead to more pronounced delay variations for minimum transistor sizes. Their influence on path delays in digital circuits is verified using a carry select adder test circuit fabricated in 0.5 μm CMOS technologies with two different threshold voltages. The increase of the path delay variations for smaller device dimensions and reduced supply voltages as well as the dependence on the path length is shown. It is found that for circuits with a large number of critical paths with a low logic depth are most sensitive to uncorrelated gate delay variations. Scenarios for future technologies show the increased impact of uncorrelated delay variations on digital design. A reduction of the maximal clock frequency of 9% is found for highly pipelined systems realized in a 0.18 μm CMOS technology
Keywords :
CMOS digital integrated circuits; delays; integrated circuit design; integrated circuit yield; pipeline processing; 0.18 micron; 0.5 micron; CMOS technologies; delay variations; design for yield; doping concentration; intra-die device parameter variations; local gate delay variations; low voltage digital circuits; maximal clock frequency reduction; minimum transistor sizes; path delays; statistical deviations; threshold voltages; Adders; CMOS digital integrated circuits; CMOS logic circuits; CMOS technology; Circuit testing; Delay; Digital circuits; Doping; Low voltage; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1996., International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-3571-6
Type :
conf
DOI :
10.1109/LPE.1996.547515
Filename :
547515
Link To Document :
بازگشت