DocumentCode :
2509038
Title :
Double-Pole Four-Throw RF CMOS switch design with double-gate transistors
Author :
Srivastava, Viranjay M. ; Yadav, K.S. ; Singh, G.
Author_Institution :
Dept. of Electron. & Commun. Eng., Jaypee Univ. of Inf. Technol., Solan, India
fYear :
2010
fDate :
17-19 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we have explored the design features of a Double-Pole Four-Throw (DP4T) RF CMOS switch with use of a novel Vertical Slit Field Effect Transistor (VSFET). This proposed switch circuit uses the double-gate which minimizes the number of transistors and increases the logic density of the transistor per unit area as compare to simple switch. These double gates are independently controlled. This will provide a switch with a drive circuit that free from signal propagation delay and additional voltage power supply. Further, main objective is to provide a plurality of such switches arranged in a densely configured switch array, where the power and circuit area is reduced as compared to a tied gate configuration.
Keywords :
CMOS integrated circuits; field effect transistors; integrated circuit design; semiconductor switches; double gate transistors; double-pole four-throw RF CMOS switch design; logic density; transistor per unit area; vertical slit field effect transistor; CMOS integrated circuits; Control systems; Logic gates; MOSFET circuits; Radio frequency; Switching circuits; Transistors; CMOS; CMOS Switch; DP4T Switch; Double-Gate MOSFET; Independent Gate Configuration; Power; RF Switch; Tied Gate Configuration; VLSI; VSFET;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2010 Annual IEEE
Conference_Location :
Kolkata
Print_ISBN :
978-1-4244-9072-1
Type :
conf
DOI :
10.1109/INDCON.2010.5712754
Filename :
5712754
Link To Document :
بازگشت