Title :
FPGA prototyping and performance evaluation of multi-standard Turbo/LDPC Encoding and Decoding
Author :
Murugappa, Purushotham ; Bazin, Jean-Noel ; Baghdadi, Amer ; Jézéquel, Michel
Author_Institution :
Electron. Dept., Inst. Mines-Telecom, Brest, France
Abstract :
Hardware prototyping has been the key to system validation, once the hardware simulation matches the software model results and before the final silicon tape-out. On the other hand, flexible multi-standard implementations are being widely investigated these last years for the challenging channel decoding application. The latest contributions explore ASIP (Application-Specific Instruction-set Processor) concept and target to achieve efficient resource sharing between advanced Turbo and LDPC iterative decoders. In this paper we present an FPGA-based prototype of a multistandard Turbo/LDPC Encoding and Decoding. The functional prototype implements a full communication system including encoder, channel model, ASIP-based decoder and performance counters. All components are flexible and are dynamically configurable through a dedicated GUI (Graphical User Interface). The prototype supports all communication modes defined in LTE, WiFi, WiMAX, and DVB-RCS wireless communication standards.
Keywords :
application specific integrated circuits; digital communication; elemental semiconductors; encoding; field programmable gate arrays; graphical user interfaces; instruction sets; iterative decoding; microprocessor chips; parity check codes; silicon; turbo codes; ASIP-based decoder; DVB-RCS wireless communication standards; FPGA prototyping; FPGA-based prototype; GUI; LDPC iterative decoders; LTE; Si; Turbo; WiFi; WiMAX; application-specific instruction-set processor; channel decoding; field programmable gate arrays; flexible multistandard implementations; graphical user interface; hardware prototyping; hardware simulation matches; multistandard turbo/LDPC Encoding and Decoding; performance evaluation; resource sharing; software model; system validation; Decoding; Encoding; Field programmable gate arrays; Graphical user interfaces; Parity check codes; Prototypes; Standards;
Conference_Titel :
Rapid System Prototyping (RSP), 2012 23rd IEEE International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4673-2786-2
Electronic_ISBN :
2150-5500
DOI :
10.1109/RSP.2012.6380703