DocumentCode :
252548
Title :
Influence of underlap on UTBB SOI MOSFETs in dynamic threshold mode
Author :
Sasaki, K.R.A. ; Aoulaiche, M. ; Simoen, E. ; Claeys, C. ; Martino, J.A.
Author_Institution :
LSI/PSI, Univ. of Sao Paulo, Sao Paulo, Brazil
fYear :
2014
fDate :
6-9 Oct. 2014
Firstpage :
1
Lastpage :
3
Abstract :
This paper discusses the influence of extensionless lengths (0nm-self aligned, 15nm and 20nm) on UTBB (Ultra-Thin-Body-and-Buried oxide) SOI (Silicon-On-Insulator) devices operating in conventional (VB=0V), Dynamic Threshold (DT2, where VB=VG) and enhanced Dynamic Threshold (eDT, where VB=kVG) modes. The extensionless device of 20nm (underlap between gate and source/drain) presents better SS (Subthreshold Swing), DIBL (Drain Induced Barrier Lowering), GIDL (Gate Induced Drain Leakage), transistor efficiency (gm/ID), VEA (Early Voltage) and AV (Intrinsic Voltage Gain). A large improvement was also observed experimentally when these devices operate under DT2 and eDT modes thanks to better coupling between the front and back gates, except for the GIDL that degrades due to a higher tunneling current near the drain caused by the higher transversal electric field.
Keywords :
MOSFET; silicon-on-insulator; UTBB SOI MOSFETs; drain induced barrier lowering; dynamic threshold mode; early voltage; gate induced drain leakage; intrinsic voltage gain; subthreshold swing; transistor efficiency; transversal electric field; tunneling current; ultrathin-body-and-buried oxide; Couplings; Electric fields; Logic gates; MOSFET; Performance evaluation; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2014 IEEE
Conference_Location :
Millbrae, CA
Type :
conf
DOI :
10.1109/S3S.2014.7028216
Filename :
7028216
Link To Document :
بازگشت