DocumentCode :
2526068
Title :
A fast and area efficient 2-D convolver for real time image processing
Author :
Yadav, Dharmendra Kumar ; Gupta, Ajay Kumar ; Mishra, Amit Kumar
Author_Institution :
Electron. & Commun. Dept., Indian Inst. of Technol., Guwahati
fYear :
2008
fDate :
19-21 Nov. 2008
Firstpage :
1
Lastpage :
6
Abstract :
Two dimentional (2-D) convolver is a basic processing unit used in real time video and image processing algorithms. VLSI chip area and external memory bus bandwidth are two major concerns of efficient and fast 2-D convolver. Till now people have considered both of these parameters separately. Achieving low complexity and high packing density at the same time is a difficult task. This paper proposes a new FPGA oriented architecture which uses a multiplierless 2-D convolver with area efficient buffering scheme which achieves high speed and saves up to 80% of chip area at the same time.
Keywords :
VLSI; field programmable gate arrays; real-time systems; video signal processing; FPGA oriented architecture; VLSI chip; buffering scheme; field programmable gate array; memory bus bandwidth; multiplierless 2-D convolver; real time image processing; video processing; Bandwidth; Buffer storage; Clocks; Computer buffers; Convolution; Convolvers; Field programmable gate arrays; Image processing; Shift registers; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2008 - 2008 IEEE Region 10 Conference
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4244-2408-5
Electronic_ISBN :
978-1-4244-2409-2
Type :
conf
DOI :
10.1109/TENCON.2008.4766488
Filename :
4766488
Link To Document :
بازگشت