DocumentCode :
2527964
Title :
Modeling and design of a Folded Cascode bulk driven OTA
Author :
Toihria, Intissar ; Thierry, Tixier
Author_Institution :
Lab. Electron. Telecommun. Comput., CPE Lyon, Lyon, France
fYear :
2012
fDate :
16-18 May 2012
Firstpage :
1
Lastpage :
6
Abstract :
Analog circuit design is often based on a large number of simulations which strongly depends on the mastery of CAD tools and competence of the designer. In this context, the automated design of analog architectures becomes a necessity of design to solve the problem of simulation time. More importantly, accelerating the design cycle of the analog block, taking into account many constraints and finally formalizing the experience of analogiciens designers. In this paper we present a method for modeling the performance parameters of analog architectures, this is for the optimization of optimal sizing of transistors constituting the circuit to achieve the desired characteristics. This work is done following a modeling of the functioning of the Operational Amplifier using mathematical formulation software “Maxima”. The formulation is based on the SPICE level 1 model of the MOS transistor. Finally, the elaboration of the model is developed under MATLAB. The proposed method is presented and applied to the modeling and design of a Folded Cascode bulk driven OTA using a 0.35μm CMOS technology. Simulations with Cadence Spectrum are presented and compared with manual calculations and also to numerical calculations that have shown the effectiveness of the proposed methodology. Then, we determine the optimal parameters of the operational amplifier, which accord, maximum, to the desired specifications.
Keywords :
CMOS integrated circuits; MOSFET; SPICE; analogue circuits; operational amplifiers; CAD tool; CMOS technology; Cadence Spectrum; MOS transistor; SPICE level 1 model; analog architecture; analog circuit design; folded cascode bulk driven OTA; mathematical formulation software Maxima; operational amplifier; size 0.35 micron; Adaptation models; Integrated circuit modeling; Mathematical model; Mirrors; Semiconductor device modeling; Solid modeling; Transistors; Automatic Analog Design; Folded Cascode Bulk Driven OTA CMOS 0.35μm; Modeling; Performance Evaluator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era (DTIS), 2012 7th International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-1-4673-1926-3
Type :
conf
DOI :
10.1109/DTIS.2012.6232986
Filename :
6232986
Link To Document :
بازگشت