Title :
A bidirectional linear semi-systolic architecture for DCT-domain image resizing processor
Author :
Das, A.K. ; Ghosh, S.K.
Author_Institution :
Sch. of Inf. Technol., Indian Inst. of Technol., Kharagpur
Abstract :
In recent times, there is an increasing interest in compressed-domain image analysis and its VLSI implementation due to extensive use multimedia communication, specially in mobile devices. This paper deals with the semi systolic architecture of DCT-based (discrete cosine transform) image resizing processor as a compressed domain image processing element. Further, we propose an efficient method for VLSI implementation for DCT-domain image resizing transformation with bidirectional linear semi-systolic array. This method is developed from the investigation of the DCT-domain image resizing operation through a parallel processing of the matrix operations. The use of systolic arrays as a processing block of the matrix operations reduces the number of computation and also amenable for VLSI implementation
Keywords :
VLSI; digital signal processing chips; discrete cosine transforms; image coding; systolic arrays; VLSI; bidirectional linear semi-systolic architecture; compressed-domain image analysis; discrete cosine transforms; image resizing processor; mobile devices; multimedia communication; parallel processing; Bandwidth; Discrete cosine transforms; Image analysis; Image coding; Information technology; Mobile communication; Systolic arrays; Transform coding; Very large scale integration; Video compression;
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
DOI :
10.1109/ISCAS.2006.1692985