Title :
Device characteristics of crystalline epitaxial oxides on silicon
Author :
Kaushik, V. ; Eisenbeiser, K. ; Nguyen, B.-Y. ; Finder, J. ; Yu, Z. ; Ramdani, J. ; Droopad, R. ; Curless, J. ; Overgaard, C. ; Prabhu, L. ; Conner, J.
Author_Institution :
Mater. & Struct. Labs., Motorola Digital DNA Labs., Austin, TX, USA
Abstract :
There is an extensive effort in the transistor industry to develop an alternative high-k gate dielectric to replace SiO/sub 2/ due to tunneling limits. We have investigated the potential of crystalline perovskite oxides (SrTiO/sub 3/ or STO) grown epitaxially over Si as a gate dielectric. Transmission electron microscopy images show that these epitaxial STO films have an interfacial amorphous layer <10 /spl Aring/ thick, that is mostly SiO/sub 2/. Using tantalum nitride (TaN) as a gate electrode, capacitors and MOSFETs were fabricated. Films with an equivalent oxide thickness (EOT) of 9 /spl Aring/ were achieved from a 100 /spl Aring/ STO layer yielding a dielectric constant of /spl sim/160. Measurements on n- and p-channel MOSFETs show leakage currents at /spl plusmn/1 V beyond inversion of 15 mA/cm/sup 2/ and 25 mA cm/sup 2/ respectively. Drive currents of 245 and 20 /spl mu/A//spl mu/m were realized for n- and p-channel devices. Calculated field mobilities were 221 cm/sup 2//V-sec for electrons and 62 cm/sup 2//V-s for holes. The use of a gate stack that has a high-k material (STO) over a low-k material (SiO/sub 2/) may have some potential advantages over a single medium-k layer.
Keywords :
CMOS integrated circuits; MOS capacitors; MOSFET; dielectric thin films; electron mobility; hole mobility; interface structure; leakage currents; molecular beam epitaxial growth; permittivity; strontium compounds; transmission electron microscopy; tunnelling; 10 A; CMOS technology; MBE growth; MOS capacitors; MOSFETs; STO crystalline perovskite oxides; STO layer; Si; SiO/sub 2/ replacement; SiO/sub 2/ tunneling limits; SrTiO/sub 3/ crystalline perovskite oxides; TaN gate electrode; TaN-SrTiO/sub 3/-SiO/sub 2/-Si; crystalline epitaxial oxides; device characteristics; dielectric constant; drive currents; electron field mobility; epitaxial STO films; epitaxial growth; equivalent oxide thickness; gate dielectric; high-k gate dielectric; high-k material; high-k/low-k gate stack; hole field mobility; interfacial amorphous layer; leakage currents; low-k material; n-channel MOSFETs; p-channel MOSFETs; silicon; tantalum nitride gate electrode; transistor industry; transmission electron microscopy images; Amorphous materials; Capacitors; Crystallization; Current measurement; Dielectric constant; Electrodes; MOSFETs; Silicon; Transmission electron microscopy; Tunneling;
Conference_Titel :
Device Research Conference, 2000. Conference Digest. 58th DRC
Conference_Location :
Denver, CO, USA
Print_ISBN :
0-7803-6472-4
DOI :
10.1109/DRC.2000.877070