DocumentCode :
2540385
Title :
A CMOS integrated linear voltage-to-pulse-delay-time converter for time based analog-to-digital converters
Author :
Pekau, Holly ; Yousif, A. ; Haslett, James W.
Author_Institution :
Dept. of Electr. & Comput. Eng., Calgary Univ., Alta.
fYear :
2006
fDate :
21-24 May 2006
Lastpage :
2376
Abstract :
A novel 0.13mum CMOS integrated linear voltage to pulse delay time converter (VTC) is proposed. The VTC architecture uses current starved inverters where the inverter delay versus input voltage characteristic is linearized by using several parallel current starving devices with different gate bias voltages and different amounts of source degeneration. The VTC operates at a clock frequency of up to 500 MHz. Input voltage signals of up to 2 GHz can be converted to pulse time delays by using several VTC´s in parallel. Since the voltage to time conversion is essentially done with a single inverter stage no sample-and-hold is needed for the input voltage. The VTC can be used in combination with a time-to-digital converter (TDC) to build a simple high speed, low power, time based analog-to-digital converter (ADC) that consumes very little chip area
Keywords :
CMOS integrated circuits; analogue-digital conversion; delay circuits; invertors; linearisation techniques; 0.13 micron; 2 GHz; 500 MHz; CMOS integrated circuits; analog-to-digital converter; current starved inverters; parallel current starving devices; sample-and-hold circuits; time-to-digital converter; voltage-to-pulse-delay-time converter; Analog-digital conversion; Application software; Circuits; Clocks; Computer architecture; Delay effects; Frequency; Inverters; Receivers; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693099
Filename :
1693099
Link To Document :
بازگشت