DocumentCode :
2547483
Title :
A 75dB image rejection IF-input quadrature sampling SC ΣΔ modulator
Author :
Cheng, Wang-Tung ; Pun, Kong-Pang ; Choy, Chiu-Sing ; Chan, Cheong-Fat
Author_Institution :
Dept. of Electron. Eng., Hong Kong Chinese Univ., China
fYear :
2005
fDate :
12-16 Sept. 2005
Firstpage :
455
Lastpage :
458
Abstract :
Quadrature sampling of intermediate frequency (IF) signals is subject to the well-known problem of gain and phase mismatches between the in-phase (I) and quadrature (Q) paths of analog circuitry. This paper presents an IF-input quadrature-sampling switched-capacitor (SC) ΣΔ modulator that circumvents the I/Q mismatch problem by time-sharing between the I and Q paths the critical components, namely, the sampling capacitors and the capacitors of the first-stage feedback digital-to-analog converter. Moreover, a clocking scheme insensitive to I/Q phase imbalance is used. A 3rd order lowpass single-loop 1-bit modulator has been designed and fabricated in a 0.35μm CMOS process with an active area of 0.57mm2. Experimental results show that the modulator achieves an image-rejection ratio (IRR) of greater than 75dB throughout a 100 kHz bandwidth.
Keywords :
CMOS integrated circuits; circuit feedback; sigma-delta modulation; switched capacitor networks; ΣΔ modulator; 0.35 micron; 100 kHz; IF-input quadrature sampling; analog circuit; clocking scheme; feedback digital-to-analog converter; gain mismatch; in-phase path; intermediate frequency signals; phase imbalance; phase mismatch; quadrature path; switched capacitor; Capacitors; Circuits; Clocks; Digital modulation; Digital-analog conversion; Feedback; Frequency; Image sampling; Sampling methods; Time sharing computer systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2005. ESSCIRC 2005. Proceedings of the 31st European
Print_ISBN :
0-7803-9205-1
Type :
conf
DOI :
10.1109/ESSCIR.2005.1541658
Filename :
1541658
Link To Document :
بازگشت