DocumentCode :
2549037
Title :
Chip size packages with wafer-level ball attach and their reliability
Author :
Cergel, Lubonilr ; Wetz, Li ; Kese, Beth ; White, Jerry
Author_Institution :
Motorola SPS, Geneva, Switzerland
fYear :
2002
fDate :
14-16 Oct. 2002
Firstpage :
27
Lastpage :
30
Abstract :
A new wafer level package has been designed and fabricated in which the entire package can be constructed at the wafer level using batch processing. Peripheral bondpads are redistributed from the die periphery to an area array using a redistribution metal of sputtered aluminum or electroplated copper and a redistribution dielectric. Redistribution of metal at the wafer level aids in eliminating the use of an interposer, or substrate. The redistributed bondpads are plated with the underbump metallurgy and then bumped using solder ball placement. The solder balls are reflowed onto the wafer creating a large standoff that improves reliability. This wafer level chip-scale package (WL-CSP) technology has been evaluated using a test vehicle, which has a 0.5 mm pitch of an 8×8 array of bumps on a 5×5 mm2 die. The bump structure and package geometry have been optimized using simulation and validated by experimentation. The board used for reliability testing is a 1.2 mm thick, 2-layer FR-4 board with non-soldermask defined landpads with OSP. The landpads are the same diameter as the redistributed bondpads. Package and board level reliability data will be presented.
Keywords :
aluminium; ball grid arrays; chip scale packaging; copper; electroplated coatings; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; reflow soldering; sputtered coatings; 1.2 mm; 5 mm; Al; Cu; area array; batch processing; board level reliability; bondpads; chip size packages; die periphery; electroplated copper; interposer; large standoff; lest vehicle; nonsoldermask defined landpads; redistributed bondpads; redistribution dielectric; redistribution metal; reflowed wafer; reliability; reliability testing; simulation; solder ball placement; sputtered aluminum; underbump metallurgy; wafer level chip-scale package; wafer level package; wafer-level ball attach; Aluminum; Chip scale packaging; Copper; Dielectric substrates; Geometry; Solid modeling; Testing; Vehicles; Wafer bonding; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Devices and Microsystems, 2002. The Fourth International Conference on
Print_ISBN :
0-7803-7276-X
Type :
conf
DOI :
10.1109/ASDAM.2002.1088466
Filename :
1088466
Link To Document :
بازگشت