DocumentCode :
2551411
Title :
Evaluation of stride permutation networks
Author :
Jarvinen, Tuomas ; Salmela, Perttu ; Punkka, Konsta ; Takala, Jarmo
Author_Institution :
Nokia Technol. Platforms, Tampere
fYear :
2006
fDate :
21-24 May 2006
Abstract :
By exploiting the inherent parallelism in digital signal processing algorithms, significant savings in area and power consumption may be achieved. Completely parallel computation can lead to excessive area, thus mapping the algorithm onto reduced computational resources becomes beneficial. As a drawback, data interconnections become more complex and require storage in order to maintain computationally correct processing. We have proposed a systematic design methodology for managing data interconnections called stride permutations. These stride permutations are found in several algorithms, including fast Fourier transforms and Viterbi decoding. The proposed methodology leads to regular and scalable permutation networks which support power-of-two strides. In addition, the networks reach the lower bound in the number of registers indicating area-efficiency. In this paper, the proposed networks are evaluated in terms of control, area, power consumption, and timing
Keywords :
Viterbi decoding; digital signal processing chips; fast Fourier transforms; Viterbi decoding; data interconnections; digital signal processing; fast Fourier transforms; parallel computation; stride permutation networks; Concurrent computing; Design methodology; Digital signal processing; Energy consumption; Fast Fourier transforms; Parallel processing; Power system interconnection; Power system management; Signal processing algorithms; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693636
Filename :
1693636
Link To Document :
بازگشت