DocumentCode :
2551425
Title :
Frequency- controllable image rejection down CMOS mixer
Author :
Phan, Anh-Tuan ; Kim, Chang-Wan ; Kang, Min-Suk ; Lee, Sang-Gug ; Su, Chun-Deok
Volume :
1
fYear :
2004
fDate :
3-5 Nov. 2004
Firstpage :
46
Lastpage :
50
Abstract :
This paper presents a low noise frequency controllable image rejection mixer in heterodyne architecture for 2 GHz applications based on 0.18 ??m CMOS technology. The designed mixer uses an inductor and capacitors as a notch filter to suppress the image signal and parasitic capacitance to improve the noise figure (NF) and conversion gain. Two small value capacitors in parallel with an inductor are used for precise tuning the desired image frequency. An image rejection of 20-70 dB is obtained in a 200MHz of bandwidth around 2GHz with IF varying from 100 to 300MHz. The simulation results show singleside band (SSB) NF improved 3.7 dB, the voltage conversion gain of 14.7 dB, improved by more than 4 dB. The circuit operates at the supply voltage of 1.8V, and dissipates 11.34 mW.
Keywords :
CMOS technology; Capacitors; Filters; Frequency; Image converters; Inductors; Mixers; Noise measurement; Parasitic capacitance; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems, 2004. Proceedings of the Fifth IEEE International Caracas Conference on
Conference_Location :
Punta Cana, Dominican Republic
Print_ISBN :
0-7803-8777-5
Type :
conf
DOI :
10.1109/ICCDCS.2004.1393350
Filename :
1393350
Link To Document :
بازگشت