• DocumentCode
    2551685
  • Title

    Low power code generation of multiplication-free linear transforms

  • Author

    Mehendale, Mahesh ; Sherlekar, S.D.

  • Author_Institution
    Texas Instrum. (India) Ltd., Bangalore, India
  • fYear
    1999
  • fDate
    7-10 Jan 1999
  • Firstpage
    42
  • Lastpage
    47
  • Abstract
    The paper presents low power code generation of multiplication-free linear transforms targeted to both the register-rich RISC architectures and the single-register accumulator based DSP architectures. For register rich architectures, we present ordered chain-type DAC as the optimum structure for low power code generation of 1-dimensional transforms. For 2-dimensional transforms, we present an algorithm that performs instruction scheduling followed by register assignment for low power. For single-register architectures, we present a node re-ordering technique for reducing power dissipation. We present results to highlight the effectiveness of these techniques
  • Keywords
    circuit optimisation; digital signal processing chips; digital-analogue conversion; directed graphs; low-power electronics; reduced instruction set computing; scheduling; 1-dimensional transforms; 2-dimensional transforms; DSP architectures; instruction scheduling; low power code generation; multiplication-free linear transforms; node re-ordering technique; ordered chain-type DAC; power dissipation; register assignment; register-rich RISC architectures; single-register accumulator; Digital signal processing; Home automation; Instruments; Power generation; Reduced instruction set computing; Registers; Scheduling; Silicon; Wind energy generation; Wind power generation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design, 1999. Proceedings. Twelfth International Conference On
  • Conference_Location
    Goa
  • ISSN
    1063-9667
  • Print_ISBN
    0-7695-0013-7
  • Type

    conf

  • DOI
    10.1109/ICVD.1999.745122
  • Filename
    745122