DocumentCode :
2552196
Title :
A three-tier assertion technique for SPICE verification of transistor level timing analysis
Author :
Savithri, S. ; Blaauw, D.G.
Author_Institution :
Motorola India Electron. Ltd., Bangalore
fYear :
1999
fDate :
7-10 Jan 1999
Firstpage :
175
Lastpage :
180
Abstract :
Static transistor level timing analysis has become a more and more accepted method for performance evaluation because of its reduced design cycle time when compared to the vector based timing analysis. These static timing analysis tools use transistor level delay modelling to identify timing-critical paths and estimate performance of the design. With increase in complexity of designs it becomes necessary to verify the timing-critical paths using SPICE-simulations. In order to perform accurate modelling for SPICE simulations, it becomes imperative to identify all the devices and the signal-states on the nodes, for a given input to output transition. The current techniques use greedy approaches for each input to output transition in a channel connected component. These techniques consider turning-on all transistors on the primary conducting path and turning-off remaining transistors on the side-paths. Thus, these techniques don´t consider appropriate loading on the output node due to transistors on the side-paths and the fanout paths. These techniques also don´t consider the input signal correlations. This paper presents a three-tier heuristics to determine side path assertions, such that it maximizes, as much as possible, the load at the output node, for a given set of input to output transitions. Also, a method to perform the fanout path assertions is presented. This technique has been used for SPICE-verification of the timing-critical paths of transistor level designs. The results have been compared using SPICE simulations of the same designs
Keywords :
SPICE; VLSI; circuit simulation; delays; integrated circuit design; timing; SPICE verification; channel connected component; design cycle time; fanout paths; greedy approaches; input to output transition; primary conducting path; side-paths; signal-states; static transistor level timing analysis; three-tier assertion technique; timing-critical paths; transistor level delay modelling; Analytical models; Delay estimation; Performance analysis; SPICE; Signal processing; Tellurium; Time to market; Timing; Transistors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1999. Proceedings. Twelfth International Conference On
Conference_Location :
Goa
ISSN :
1063-9667
Print_ISBN :
0-7695-0013-7
Type :
conf
DOI :
10.1109/ICVD.1999.745145
Filename :
745145
Link To Document :
بازگشت