DocumentCode
2552437
Title
Study of correlation of testability aspects of RTL description and resulting structural implementations
Author
Thaker, Pradip A. ; Zaghloul, Mona E. ; Amin, Minesh B.
Author_Institution
Hughes Network Syst. Inc., Germantown, MD, USA
fYear
1999
fDate
7-10 Jan 1999
Firstpage
256
Lastpage
259
Abstract
RTL-based high level design methodology suffers a major drawback in the area of testability analysis due to lack of effective RTL fault models. Testability of a design is considered structure dependent. Since the structure of a design changes drastically with every logic synthesis run, testability analysis is performed only after final logic synthesis and therefore findings of such effort are too late to be implemented in the design without a significant schedule impact. In this paper we analyze the testability relationship between the RT level design and different structural (gate level) implementations resulting from optimization driven logic synthesis runs. We empirically establish that the testability properties of structural implementations are derived from architectural descriptions at the RT level and therefore logic synthesis does not significantly impact them. Furthermore, various different structural implementations resulting from logic synthesis (with different optimization constraints) exhibit poor testability in the same RTL design space. The data presented in this paper provides a missing key ingredient towards successful RTL fault modeling. We also propose the use of preliminary gate level netlist for early analysis to estimate testability properties of the final implementation
Keywords
circuit optimisation; design for testability; fault simulation; high level synthesis; RTL description; final logic synthesis; gate level netlist; high level design methodology; optimization driven logic synthesis; schedule impact; structural implementations; testability aspects; Circuit faults; Circuit simulation; Circuit testing; Design methodology; Design optimization; Logic design; Logic testing; Ores; Read only memory; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 1999. Proceedings. Twelfth International Conference On
Conference_Location
Goa
ISSN
1063-9667
Print_ISBN
0-7695-0013-7
Type
conf
DOI
10.1109/ICVD.1999.745157
Filename
745157
Link To Document