DocumentCode :
2553402
Title :
Phase frequency detector of delay locked loop at high frequency
Author :
Khare, Kavita ; Khare, Nilay ; Deshpande, Pallavi ; Kulhade, Vijendra
Author_Institution :
Dept. of ECE, Maulana Azad Nat. Inst. of Technol., Bhopal
fYear :
2008
fDate :
25-27 Nov. 2008
Firstpage :
113
Lastpage :
116
Abstract :
This paper present the design scheme of a phase frequency detector (PFD) which uses domino logic. The PFD is capable of working in gigahertz range frequency with reduced the dead zone as the reset path is increased using the inverters. The linear detection range is also increased of this PFD. In particular maximum operating frequency of PFD is discussed. The proposed PFD has simple structure with using 26 transistors. It can be operated at 1.8 V supply using 0.18 micron CMOS technology. This PFD is designed for RF range delay locked loop.
Keywords :
CMOS logic circuits; delay lock loops; logic design; phase detectors; CMOS technology; delay locked loop; domino logic PFD design; inverters; linear detection range; phase frequency detector; size 0.18 micron; transistors; voltage 1.8 V; Delay; Frequency locked loops; Phase frequency detector; Delay locked loop Domino logic; Phase frequency detector;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 2008. ICSE 2008. IEEE International Conference on
Conference_Location :
Johor Bahru
Print_ISBN :
978-1-4244-3873-0
Electronic_ISBN :
978-1-4244-2561-7
Type :
conf
DOI :
10.1109/SMELEC.2008.4770288
Filename :
4770288
Link To Document :
بازگشت