DocumentCode :
2553503
Title :
Modeling crosstalk in resistive VLSI interconnections
Author :
Vittal, A. ; Hui Chen, L. ; Marek-Sadowska, M. ; Kai-Ping Wang ; Yang, S.
Author_Institution :
Everest Design Automation, Fremont, CA, USA
fYear :
1999
fDate :
7-10 Jan. 1999
Firstpage :
470
Lastpage :
475
Abstract :
We address the problem of crosstalk computation and reduction using circuit and layout techniques in this paper. We provide easily computable expressions for crosstalk amplitude and pulse width in resistive, capacitively coupled lines. The expressions hold for nets with arbitrary number of pins and of arbitrary topology. Experimental results show that the average error is about 10% and the maximum error is less than 20%. The expressions are used to motivate circuit techniques, such as transistor sizing, and layout techniques, such as wire ordering and wire width optimization to reduce crosstalk.
Keywords :
VLSI; crosstalk; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; capacitively coupled lines; circuit techniques; crosstalk amplitude; crosstalk modeling; layout techniques; pulse width; resistive VLSI interconnections; transistor sizing; wire ordering; wire width optimization; Circuit noise; Coupling circuits; Crosstalk; Design automation; Design engineering; Electronic switching systems; Integrated circuit interconnections; Logic; Pins; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1999. Proceedings. Twelfth International Conference On
Conference_Location :
Goa, India
ISSN :
1063-9667
Print_ISBN :
0-7695-0013-7
Type :
conf
DOI :
10.1109/ICVD.1999.745200
Filename :
745200
Link To Document :
بازگشت