DocumentCode :
2558502
Title :
FPGA Implementation of a Reed-Solomon CODEC for OTN G.709 Standard with Reduced Decoder Area
Author :
Barbosa, Tiago C. ; Moreno, Robson L. ; Pereira, Tales C. ; Ferreira, Luis H C
Author_Institution :
Univ. Fed. de Itajuba - UNIFEI, Itajuba, Brazil
fYear :
2010
fDate :
23-25 Sept. 2010
Firstpage :
1
Lastpage :
4
Abstract :
The Reed-Solomon error correction code is widely used in digital telecommunication systems, including satellite communications and data recording systems such as CD and DVD. This article presents an implementation for the encoder and the decoder of optical communication systems, according to the ITU-T G.709 standard. It presents an approach that multiplexes the traditional decoder blocks. The implementation promotes an expressive area reduction in an FPGA. It also presents the circuit implementation in a Virtex 5 FPGA, using software Xilinx ISE 10.1 tools.
Keywords :
Reed-Solomon codes; codecs; data recording; decoding; error correction codes; field programmable gate arrays; optical communication; satellite communication; telecommunication standards; ITU-T G.709 standard; OTN G.709 standard; Reed-Solomon codec; Virtex 5 FPGA; circuit implementation; data recording systems; digital telecommunication; error correction code; optical communication; optical transport network; reduced decoder area; satellite communications; software Xilinx ISE 10.1 tools; Decoding; Field programmable gate arrays; Finite element methods; Galois fields; Polynomials; Reed-Solomon codes; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications Networking and Mobile Computing (WiCOM), 2010 6th International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-3708-5
Electronic_ISBN :
978-1-4244-3709-2
Type :
conf
DOI :
10.1109/WICOM.2010.5600886
Filename :
5600886
Link To Document :
بازگشت