Title :
Scheduler-based Multi-Bank Main Memory Configuration for Energy Reduction
Author :
Fradj, Hanene Ben ; Belleudy, Cecile ; Auguin, Michel
Author_Institution :
Lab. d´´informatique, Signaux et Systemes de Sophia-Antipolis
Abstract :
Modern DRAM technologies offer power management features for energy consumption optimization. It consists of multi-banking the addressing space instead of monolithic memory. The main advantage in this approach is the capability of setting banks in low power modes when they are not accessed, such that only the accessed bank is maintained in active mode. In this paper we investigate how this power management capability can be handled for real-time and multitasking applications. We aim to find, based on the application scheduler, both an efficient allocation of application´s tasks to memory banks, and the corresponding memory configuration that lessen the energy consumption: number of banks and the size of each bank. Results show the effectiveness of this approach and the large energy savings.
Keywords :
DRAM chips; embedded systems; memory architecture; power consumption; power system management; storage management; DRAM technologies; application scheduler; energy consumption; energy optimization; energy reduction; energy savings; memory banks; multibank main memory configuration; power management features; real-time application; Energy consumption; Energy management; Hardware; Memory architecture; Operating systems; Power system management; Random access memory; Scheduling algorithm; Space technology; Switches;
Conference_Titel :
Industrial Embedded Systems, 2006. IES '06. International Symposium on
Conference_Location :
Antibes Juan-Les-Pins
Print_ISBN :
1-4244-0777-X
Electronic_ISBN :
1-4244-0777-X
DOI :
10.1109/IES.2006.357460