Title :
0.6V voltage doubler and clocked comparator for correlation-based impulse radio UWB receiver in 65nm CMOS
Author :
Liu, Lechang ; Sakurai, Takayasu ; Takamiya, Makoto
Author_Institution :
Univ. of Tokyo, Tokyo, Japan
Abstract :
This paper presents a 0.6-V voltage doubler and a 0.6-V clocked comparator in 65 nm CMOS. For the multi-phase sampling application, such as charge-domain correlator for impulse UWB receivers or analog-to-digital converter, the proposed voltage doubler can reduce the power consumption and the chip area by half compared to the conventional one. The non-overlapping complementary clock generator used in the conventional voltage doubler can be eliminated by simply swapping the input clock order in the voltage doubler. The proposed 0.6-V clocked comparator can operate at 100-MHz clock with the proposed voltage booster.
Keywords :
CMOS analogue integrated circuits; VHF circuits; clocks; comparators (circuits); radio receivers; radiofrequency integrated circuits; ultra wideband technology; voltage multipliers; CMOS process; analog-to-digital converter; charge-domain correlator; clock order swapping; clocked comparator; correlation-based impulse radio UWB receiver; frequency 100 MHz; multiphase sampling; nonoverlapping complementary clock generator; power consumption; size 65 nm; voltage 0.6 V; voltage booster; voltage doubler; CMOS integrated circuits; Clocks; Correlators; Generators; Power supplies; Receivers; Synchronization;
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2010 IEEE Asian
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-8300-6
DOI :
10.1109/ASSCC.2010.5716615