DocumentCode :
2561305
Title :
Advanced `Fs/2´ Discrete-Time GSM Receiver in 90-nm CMOS
Author :
Joet, Loïc ; Dezzani, Alessandro ; Montaudon, Franck ; Badets, Franck ; Sibille, Florent ; Corre, Christian ; Chabert, Laurent ; Mina, Rayan ; Bailleuil, Frédéric ; Saias, Daniel ; Paillardet, Frédéric ; Perea, Ernesto
Author_Institution :
ST Microelectronics, Crolles
fYear :
2006
fDate :
13-15 Nov. 2006
Firstpage :
371
Lastpage :
374
Abstract :
A new discrete-time receiver architecture enables to specifically circumvent CMOS integration issues, taking advantage of ZIF architectures yet escaping impact of flicker noise and second-order front-end non-linearity. This architecture, compatible with further scaling, was implemented for a GSM receiver in 90-nm CMOS. This receiver occupies 1-mm2 core area, achieves -108-dBm sensitivity, and -16-dBm IIP3. It is based on a discrete-time approach centering the baseband signal at half the sampling frequency. The receiver integrates Low-Noise Amplifier, filters and two 40-MHz sigma delta Analog to Digital Converters achieving a 12-bit resolution in 100 kHz.
Keywords :
CMOS integrated circuits; cellular radio; discrete time filters; flicker noise; low noise amplifiers; radio receivers; sigma-delta modulation; CMOS integration; discrete-time GSM receiver; flicker noise; low-noise amplifier; sampling frequency; second-order front-end nonlinearity; sigma delta analog to digital converters; 1f noise; Analog-digital conversion; Baseband; Delta-sigma modulation; Digital filters; Frequency; GSM; Low-noise amplifiers; Sampling methods; Signal resolution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2006. ASSCC 2006. IEEE Asian
Conference_Location :
Hangzhou
Print_ISBN :
0-7803-9734-7
Electronic_ISBN :
0-7803-97375-5
Type :
conf
DOI :
10.1109/ASSCC.2006.357928
Filename :
4197667
Link To Document :
بازگشت