Title :
A novel VLSI architecture for 2-D discrete wavelet transform
Author :
Liu Hong-jin ; Shao Yang ; Zhang Tie-jun ; Wang Dong-hui ; Hou Chao-huan
Author_Institution :
Chinese Acad. of Sci., Beijing
Abstract :
A highly efficient VLSI architecture for the (9/7) 2-D DWT based on a lifting scheme is presented in the paper. The proposed architecture processes the row and column transforms simultaneously, eliminates the memory buffer for the column transform coefficients. The hardware utilization is improved up to 100% by processing two independent data streams together using shared arithmetic functional blocks. And the embedded boundary extension circuit is exploited to optimize the architecture. Compared to previous architectures, the proposed architecture has more efficiency on critical path, power consumption, temporal storage usage and hardware utilization.
Keywords :
VLSI; discrete wavelet transforms; 2D discrete wavelet transform; VLSI; arithmetic functional blocks; embedded boundary extension circuit; hardware utilization; lifting scheme; memory buffer; power consumption; temporal storage usage; Arithmetic; Computational complexity; Computer architecture; Discrete wavelet transforms; Filters; Hardware; Image coding; Matrix converters; Very large scale integration; Wavelet transforms; DWT; VLSI architecture; lifting-scheme;
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
DOI :
10.1109/ICASIC.2007.4415562