• DocumentCode
    2569878
  • Title

    Design and implementation of twin transport stream demultiplexor in HDTV decoder

  • Author

    Zhu, Zheng ; Zhu, Mengyao ; Wang, Lianghao ; Luo, Kai ; Huang, Zhijie ; Ming Zhang

  • Author_Institution
    Zhejiang Univ., Hangzhou
  • fYear
    2007
  • fDate
    22-25 Oct. 2007
  • Firstpage
    729
  • Lastpage
    732
  • Abstract
    A new architecture for transport stream demultiplexer (TS Demux) in high definition television (HDTV) decoder is presented in this paper, which is able to demultiplex two TS inputs synchronously. We have pursued a hardware-based design that controlled by the software to yield high performance in the least silicon area. The key parts of the architecture, including PID filter, section filter and Memory Control Unit (MCU), are shared by the two TS inputs in terms of a time slice. Owing to the elaborate shared mechanism, our design is efficient to support more tremendous functions with less resource compared to the current scheme.
  • Keywords
    decoding; demultiplexing equipment; digital television; high definition television; video coding; HDTV decoder; PID filter; TS Demux; hardware-based design; high definition television; memory control unit; twin transport stream demultiplexer; Computer architecture; Decoding; Digital audio broadcasting; Digital video broadcasting; Filters; HDTV; Hardware; Silicon; Streaming media; TV broadcasting;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    ASIC, 2007. ASICON '07. 7th International Conference on
  • Conference_Location
    Guilin
  • Print_ISBN
    978-1-4244-1132-0
  • Electronic_ISBN
    978-1-4244-1132-0
  • Type

    conf

  • DOI
    10.1109/ICASIC.2007.4415734
  • Filename
    4415734