Title :
FPGA design and implementation of carrier synchronization for DVB-S2 demodulators
Author :
Luo, Qi ; Cheng, Xiaojun ; Zhou, Zucheng
Author_Institution :
Tsinghua Univ., Beijing
Abstract :
Carrier synchronization in DVB-S2 demodulators is a challenging design issue due to advanced coding scheme and high order amplitude and phase shift keying (APSK). We present an FPGA-based circuit implementation, which is low-complexity and robust to frequency offset. The design comprises three frequency and phase synchronizers, employing modified L&R, ML and modified digital PLL algorithms. Algorithm-to-architecture mapping is also examined in detail to achieve optimized structure and performance. Implemented in Altera Stratix II EP2S60 FPGA, the scheme is applied to all 4 pilot-inserted modulation modes in the DVB-S2 standard at 25 MBaud, acquiring up to 100 kHz frequency offset.
Keywords :
demodulators; digital video broadcasting; field programmable gate arrays; logic design; phase locked loops; phase shift keying; Altera Stratix II EP2S60; DVB-S2 demodulator; FPGA-based circuit implementation; advanced phase shift keying; algorithm-to-architecture mapping; carrier synchronization; digital PLL algorithm; field programmable gate array; phase locked loop; Algorithm design and analysis; Circuits; Demodulation; Digital video broadcasting; Field programmable gate arrays; Frequency estimation; Frequency synchronization; Phase estimation; Phase locked loops; Satellite broadcasting; APSK; DVB-S2; Index Terms; carrier synchronization;
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
DOI :
10.1109/ICASIC.2007.4415763