DocumentCode :
2570635
Title :
The decoder of trellis code implemented by CMOS analog circuits
Author :
Yang, Shuhui ; Li, Denghua ; Qiu, Yulin
Author_Institution :
Beijing Inf. S&T Univ., Beijing
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
898
Lastpage :
901
Abstract :
This paper analyses some circuits of the analog decoder of (5,2,3) trellis code, which is implemented by CMOS analog circuits. The decoding performance of the analog decoder is given. Simulation results show that the analog decoder decreases at least one decimal power consumption and chip area at the same bit rate, compared with the digital decoder. For the Turbo code and LDPC, if they are decoded by digital circuits, the quantity of the transistors and the computing power will be very great. If we use analog decoder, the power consumption and the chip area will be very small.
Keywords :
CMOS analogue integrated circuits; parity check codes; trellis codes; turbo codes; CMOS analog circuits; analog decoder; trellis code decoder; turbo code; Analog circuits; Bit rate; CMOS analog integrated circuits; Circuit analysis; Circuit simulation; Computational modeling; Convolutional codes; Decoding; Energy consumption; Turbo codes; CMOS; analog decoder; probability decoding turbo code; trellis-code;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415776
Filename :
4415776
Link To Document :
بازگشت