DocumentCode :
2572270
Title :
Design and simulation of a torus structure and route algorithm for network on chip
Author :
Wu, Chang ; Li, Yubai ; Chai, Song
Author_Institution :
Univ. of Electron. Sci. & Technol. of China, Chengdu
fYear :
2007
fDate :
22-25 Oct. 2007
Firstpage :
1289
Lastpage :
1292
Abstract :
With the development of VDSM, the rising scale and complexity of system-on-chip induce significant communication challenges in bus based architectures. The interconnect delay and unpredictable delay are gradually becoming the bottle neck of increasing complexity for on-chip systems. Current NOC (network on chip) provides an effective solution to these communication problems. In this paper, we study the Torus topology and bring forward a structure for NOC. Besides, we propose a dead-lock and live-lock free route algorithm. During the simulation, we found that our structure and algorithm are superior in hotspot traffic pattern. Furthermore, latency time and throughput of Torus NOC we designed have been tremendously improved comparing with XY Mesh structure.
Keywords :
logic design; network routing; network topology; network-on-chip; Torus topology; dead-lock free route algorithm; live-lock free route algorithm; network on chip; system-on-chip; Algorithm design and analysis; Delay; Design engineering; Digital signal processing chips; Neck; Network topology; Network-on-a-chip; Power system interconnection; System-on-a-chip; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2007. ASICON '07. 7th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4244-1132-0
Electronic_ISBN :
978-1-4244-1132-0
Type :
conf
DOI :
10.1109/ICASIC.2007.4415872
Filename :
4415872
Link To Document :
بازگشت