DocumentCode :
2573756
Title :
Using a massively parallel architecture for integrated circuits testing
Author :
Gregoretti, F. ; Passerone, C.
Author_Institution :
Dipartimento di Elettronica, Politecnico di Torino, Italy
fYear :
1995
fDate :
25-27 Jan 1995
Firstpage :
332
Lastpage :
338
Abstract :
The paper describes the application of a prototype of a massively parallel processing machine to the acceleration of a number of tasks in the debugging of Integrated Circuits by the use of Scanning Electron Microscopy. In particular the machine is used in a number of low level image processing tasks taking advantage in some cases of the specific characteristics of the images of the surface of a VLSI integrated circuit. Preliminary results show that, even with the current experimental prototype, the performance figures for these tasks are one order of magnitude better than those of a state of the art workstation
Keywords :
image processing; integrated circuit testing; parallel architectures; Integrated Circuits; Scanning Electron Microscopy; VLSI integrated circuit; integrated circuits testing; low level image processing; massively parallel architecture; prototype; Acceleration; Application specific integrated circuits; Debugging; Image processing; Parallel architectures; Parallel processing; Prototypes; Scanning electron microscopy; Very large scale integration; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 1995. Proceedings. Euromicro Workshop on
Conference_Location :
San Remo
Print_ISBN :
0-8186-7031-2
Type :
conf
DOI :
10.1109/EMPDP.1995.389190
Filename :
389190
Link To Document :
بازگشت