Title :
Diagnosis for Bridging Faults on Clock Lines
Author :
Higami, Yoshinobu ; Takahashi, Hiroshi ; Kobayashi, Shin-ya ; Saluja, Kewal K.
Author_Institution :
Grad. Sch. of Sci. & Eng., Ehime Univ., Matsuyama, Japan
Abstract :
This paper presents diagnosis methods for bridging faults between a clock line and a gate signal line. Scan-based simulation methods are applied while assuming that only scan-based flush tests are used. In view of the fact that initial states play an important role, we consider two possible scenarios: 1) all flip-flops are assumed to be reset table, and 2) flip-flops are not reset table. In order to handle unknown states due to the non-reset table flip-flops, we introduce heuristic techniques. The effectiveness of the proposed methods are evaluated by the experimental results for benchmark circuits.
Keywords :
clocks; fault diagnosis; flip-flops; benchmark circuits; bridging fault diagnosis; clock lines; gate signal line; heuristic techniques; nonreset table flip-flops; scan-based flush tests; scan-based simulation methods; Benchmark testing; Bridge circuits; Circuit faults; Clocks; Delay; Fault diagnosis; Logic gates; Bridging faults; Clock lines; Fault diagnosis; LSI testing;
Conference_Titel :
Dependable Computing (PRDC), 2012 IEEE 18th Pacific Rim International Symposium on
Conference_Location :
Niigata
Print_ISBN :
978-1-4673-4849-2
Electronic_ISBN :
978-0-7695-4885-2
DOI :
10.1109/PRDC.2012.15