DocumentCode
2582834
Title
High throughput FIR filter design for low power SoC applications
Author
Erdogan, A.T. ; Arslan, T.
Author_Institution
Dept. of Electron. & Electr. Eng., Edinburgh Univ., UK
fYear
2000
fDate
2000
Firstpage
374
Lastpage
378
Abstract
This paper introduces a framework for the implementation of high throughput FIR filters for low power applications. The design methodology incorporated in this framework results in highly flexible FIR filter cores, which are open to exploitation by coefficient and data manipulation techniques resulting in significant power savings. Power savings are achieved within the multiplier units and on system buses making the resulting FIR filters ideal for use as IPs on SoC based platforms. The paper describes the design methodology, evaluation environment and presents results with a number of FIR filter example benchmarks under different design constraints
Keywords
FIR filters; application specific integrated circuits; digital filters; integrated circuit design; low-power electronics; multiplying circuits; benchmarks; coefficient manipulation techniques; data manipulation techniques; design constraints; design methodology; evaluation environment; filter cores; filter design; high throughput FIR filter; low power SoC applications; multiplier units; system buses; Batteries; Delay; Design methodology; Digital signal processing; Energy consumption; Finite impulse response filter; Hardware; Portable computers; System buses; Throughput;
fLanguage
English
Publisher
ieee
Conference_Titel
ASIC/SOC Conference, 2000. Proceedings. 13th Annual IEEE International
Conference_Location
Arlington, VA
Print_ISBN
0-7803-6598-4
Type
conf
DOI
10.1109/ASIC.2000.880767
Filename
880767
Link To Document