Title :
Efficient failure detection in pipelined asynchronous circuits
Author :
Peng, Song ; Manohar, Rajit
Author_Institution :
Comput. Syst. Lab., Cornell Univ., Ithaca, NY, USA
Abstract :
This paper presents an efficient concurrent failure detection method for pipelined asynchronous circuits. We first validate permanent and transient fault modeling in clockless systems. By augmenting the rails to each data channel and adding extra logic to each circuit module, we make pipelined asynchronous circuits achieve fail-stop with respect to hard or soft errors. The experimental evaluations show this method incurs both reasonable hardware cost and low performance overhead.
Keywords :
asynchronous circuits; circuit reliability; circuit testing; fault diagnosis; logic testing; pipeline processing; clockless systems; concurrent failure detection; data channels; hard errors; permanent fault modeling; pipelined asynchronous circuits; soft errors; transient fault modeling; Asynchronous circuits; Circuit faults; Clocks; Costs; Delay; Fault detection; Fault tolerant systems; Hardware; Logic circuits; Rails;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2005. DFT 2005. 20th IEEE International Symposium on
Print_ISBN :
0-7695-2464-8
DOI :
10.1109/DFTVS.2005.33