DocumentCode
2584445
Title
Analyzing on-chip communication in a MPSoC environment
Author
Loghi, Mirko ; Angiolini, Federico ; Bertozzi, Davide ; Benini, Luca ; Zafalon, Roberto
Author_Institution
Dipt. di Inf., Univ. of Verona, Italy
Volume
2
fYear
2004
fDate
16-20 Feb. 2004
Firstpage
752
Abstract
This work focuses on communication architecture analysis for multi-processor systems-on-chips (MPSoCs), and it leverages a SystemC-based platform to simulate a complete multi-processor system at the cycle-accurate and signal-accurate level. These features allow to stimulate the communication sub-system with functional traffic generated by real applications running on top of a configurable number of ARM processors. This opens up the possibility for communication infrastructure exploration and for the investigation of its impact on system performance at the highest level of accuracy. Our simulation environment proved capable of a detailed comparative analysis between two industry-standard communication architectures, under realistic workloads and different system configurations, pointing out the impact of fine grained architectural mismatches on macroscopic performance differences.
Keywords
autoregressive moving average processes; circuit CAD; circuit simulation; computer architecture; system buses; system-on-chip; ARM processors; communication architecture analysis; communication subsystem simulation; cycle accurate level; multiprocessor SoC environment; multiprocessor systems-on-chip; on-chip communication; signal accurate level; systemC based platform; Analytical models; Application software; Communication industry; Computational modeling; Network-on-a-chip; Performance analysis; Software architecture; System performance; Technological innovation; Traffic control;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN
1530-1591
Print_ISBN
0-7695-2085-5
Type
conf
DOI
10.1109/DATE.2004.1268966
Filename
1268966
Link To Document