• DocumentCode
    258481
  • Title

    An a-FPGA architecture for relative timing based asynchronous designs

  • Author

    Manoranjan, Jotham Vaddaboina ; Stevens, Kenneth S.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Utah, Salt Lake City, UT, USA
  • fYear
    2014
  • fDate
    8-10 Dec. 2014
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    This paper presents an asynchronous FPGA architecture that is capable of implementing relative timing based asynchronous designs. The architecture uses the Xilinx 7-Series architecture as a starting point and proposes modifications that would make it asynchronous design capable while keeping it fully functional for synchronous designs. Even though the architecture requires additional components, it is observed when implemented on the 64-nm node, the area of the slice was increases marginally by 7%. The architecture leaves configurable routing structures untouched and does not compromise on performance of the synchronous architecture.
  • Keywords
    asynchronous circuits; field programmable gate arrays; A-FPGA architecture; Xilinx 7-series architecture; asynchronous FPGA architecture; relative timing; Architecture; Clocks; Delays; Field programmable gate arrays; Protocols; Routing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    ReConFigurable Computing and FPGAs (ReConFig), 2014 International Conference on
  • Conference_Location
    Cancun
  • Print_ISBN
    978-1-4799-5943-3
  • Type

    conf

  • DOI
    10.1109/ReConFig.2014.7032497
  • Filename
    7032497