DocumentCode :
2586313
Title :
Hierarchical Partitioning for Piecewise Linear Algorithms
Author :
Dutta, Hritam ; Hannig, Frank ; Teich, Jürgen
Author_Institution :
Dept. of Comput. Sci., Erlangen-Nurnberg Univ., Erlangen
fYear :
2006
fDate :
13-17 Sept. 2006
Firstpage :
153
Lastpage :
160
Abstract :
Processor arrays are used as accelerators for plenty of data flow-dominant applications. The explosive growth in research and development of massively parallel processor array architectures has lead to demand for mapping tools to realize the full potential of these architectures. Such architectures are characterized by hierarchies of parallelism and memory structures, i.e. processor array apart from different levels of cache arrays have a number of processing elements (PE) where each PE can further contain sub-word parallelism. In order to handle large scale problems, balance local memory requirements with I/O-bandwidth, and use different hierarchies of parallelism and memory, one needs a sophisticated transformation called hierarchical partitioning. In this paper, we introduce for the first time a detailed methodology encompassing hierarchical partitioning
Keywords :
parallel algorithms; parallel architectures; storage management; I/O-bandwidth; cache array; data flow-dominant application; hierarchical partitioning; memory requirements; memory structure; parallel piecewise linear algorithm; parallel processor array architecture; processing element; Application software; Computer architecture; Concurrent computing; Digital signal processing; Field programmable gate arrays; Hardware; Parallel architectures; Parallel processing; Partitioning algorithms; Piecewise linear techniques;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Computing in Electrical Engineering, 2006. PAR ELEC 2006. International Symposium on
Conference_Location :
Bialystok
Print_ISBN :
0-7695-2554-7
Type :
conf
DOI :
10.1109/PARELEC.2006.43
Filename :
1698653
Link To Document :
بازگشت