DocumentCode :
2587882
Title :
Bound set selection and circuit re-synthesis for area/delay driven decomposition [logic design]
Author :
Martinelli, Andrés ; Dubrova, Elena
Author_Institution :
R. Inst. of Technol., Kista, Sweden
fYear :
2005
fDate :
7-11 March 2005
Firstpage :
430
Abstract :
This paper addresses two problems related to disjoint-support decomposition of Boolean functions. First, we present a heuristic for finding a subset of variables, X, which results in the disjoint-support decomposition f(X, Y)=h(g(X), Y) with a good area/delay trade-off. Second, we present a technique for re-synthesis of the original circuit, implementing f(X, Y) into a circuit implementing the decomposed representation h(g(X), Y). Preliminary experimental results indicate that the proposed approach has significant potential.
Keywords :
Boolean functions; binary decision diagrams; logic design; Boolean functions; area/delay driven decomposition; area/delay trade-off; binary decision diagrams; bound set selection; circuit re-synthesis; disjoint-support decomposition; logic design; variable subset finding heuristic; Algorithm design and analysis; Binary decision diagrams; Boolean functions; Circuit synthesis; Data structures; Delay; Input variables; Logic circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2288-2
Type :
conf
DOI :
10.1109/DATE.2005.83
Filename :
1395598
Link To Document :
بازگشت